

# STEEPER SLOPE CHARACTERISTICS OF DM FINTFET

Ajaykumar Dharmireddy<sup>1</sup>, Sreenivasarao Ijjada<sup>2</sup>

Article History: Received: 12.12.2022

**Revised:** 29.01.2023

Accepted: 15.03.2023

# Abstract

As device dimensions are scaled, using strained Channels as functionality booster becomes more special significance. Tunnel field effect transistor (TFET) has to play the most imminent role in the future technology of the transistors. The intent with this paper will be really to do research of Single gate (SG) TFET, Double gate (DG) TFET out of the initial point to prior now. This paper evinced structural models of Double metal FinTFET. The proposed model improving the performance and at same time more concentrated on decrease the limitation of TFET i.e., maintain the steeper slope, improve the drive (I<sub>ON</sub>) current and reduces ambipolar leakage(I<sub>OFF</sub>) current. This result develops the subthreshold swing (SS) by 18.2 mV/decade, drive current (I<sub>ON</sub>) is close to  $10^{-15}$  A/µm and also diminish the ambipolarity of the device compared to the FinTFET.

Keywords: Tunnel FET, SG-TFET, DG-TFET and TG-TFET, sub-threshold slope(SS), Drive ( $I_{ON}$ ) current , Ambipolar leakage( $I_{OFF}$ ) current.

<sup>1</sup>Research schlor, Department. of ECE, GITAM Deemed to be university, Vishakhapatnam, India <sup>2</sup>Assistant Professor, Department. of ECE, GITAM Deemed to be university, Vishakhapatnam, India Email: <sup>1</sup>ajaykumardharmireddy@sircrrengg.ac.in, <sup>2</sup>sijjada@gitam.edu

DOI: 10.31838/ecb/2023.12.1.108

#### 1. INTRODUCTION

The traditional devices are overwhelmed with short-channel effects (SCEs) below 45 nm. Ample research is awestruck with the new device such as FinFET, as it has good electrostatic control over the channel [1], thereby controlling a better number of SCEs. More than two decades have passed since the FinFET became the best replacement for planar devices. Nonetheless, with the technology scaled down below 7nm, FinFET performance has plummeted. In non-classical devices, SS value not exceeds 60 mV/dec, so the supply voltage can be lowered [2] is shown in Fig(1). As a result, it played a minor role in the history of technology. It is important to look for new device structures that achieve the physical limit of SS value. A low SS value indicates a high switching

frequency, so steeper features are required for high-speed devices. The rapid on/off switching makes it ideal for power-saving uses. Continuous research unveiled a device called TFET as the best replacement for the FinFET device below the 7nm technology.

In the context of sub-threshold slope (SS), low leakage current became the cynosure. The basic working of TFET has a band-to-band tunnelling (BTBT) mechanism. This BTBT mechanism can decrease the off-state (I<sub>OFF</sub>) current and also break down the physical limit of SS less than 60 mV/decade. There is a high demand for precise devices in sub-7nm technology. A new technique was introduced in the TFET device to improve the on-state current and reduce SCEs.

III-V MOSFET ION 60 mV/dec Voo, Vm Voo, III-V Voo, Si Vo(V)

Fig .1  $I_d - V_{gs}$  characteristics of MOS FET and TFET device [4].

# WORKING MECHANISUM OF TFET

A p-i-n junction channel design is used in the fundamental building blocks of a TFET [3]. The basic TFET device is illustrated in Fig.2, and it has both a p-type source and an n-type drain. Additionally, it can function with a variety of gate biases. The transistor has a severely doped p+ source, a moderately doped n-type channel, and a heavily doped drain. In most cases, the TFET present will comprise a number of

various parameters such as I<sub>GEN</sub>, I<sub>BTBT</sub>, and I<sub>s</sub>. I<sub>GEN</sub>, or generation current, is a component of reverse-biased voltage and is determined by the formation of holes and electrons in depletion zones[4]. This process is reliant upon the flow of current through the device. IBTBT, also known as BTBT current, depends on this carrier tunnelling in the filled band of its origin to an open group at the station. A diffusion-induced reverse saturation current is more accurate.



Fig 2. Cross section view of Tunnel FET.

The switching activity of a TFET may be in either the OFF or ON state. Both of these states are possible. The behaviour of the TFET is related to that of a p-i-n diode when there is no field influence coming from the gate,

and the tunnel space is big and proportionate to the length of the intrinsic area, as seen in the energy band diagram of Figure 3.



Fig 3.Energy band diagram Tunnel FET in ON and OFF state

BTBT is low, and the TFET is off [5].  $I_{OFF}$ , measured in pA/m, is very low in TFETs and handy for low-power applications. Figure 3 shows the energy band diagram of an ON-state TFET. If the gate bias voltage exceeds the band gap, the valence will connect to the conduction band near the source. Since the tunnel route is shorter than the intrinsic area, BTBT is rising. Gate bias reduces tunnelling distance and increases drain-source current ( $I_{ON}$ ).

#### LITERATURE SURVAY

Tunnel FETs often have low driving current (Ion) in comparison to ITRS requirements because of the large BTBT barrier, which is common in semiconductors with wide band gaps such as silicon. Dielectrics with a high-k gate are preferred for high ON current. High-k dielectric gates [6] increase capacitive coupling between the gate and the source-channel tunnel junction, resulting in larger TFET current. Bandgap engineering [7], enhanced hetero structures [8], low bandgap materials, gate to source overlapping technique[9], and channel doping level variation [10] depending on tunnel direction are all important results in this field of study. The majority of the study effort has been disclosed, notably on the enhancement of device gate control over the channel, which will increase the drive current. In this purpose, study the different gate engineering techniques are used to improve the parameters of on state current and subthreshold slope.

#### Single gate Tunnel FET (SG TFET)

From the perspective of gate orientation, the tunnelling mechanism is divided into point tunnelling as shown in Fig. 4(a) and line tunnelling[11] as shown in Fig. 4(b). The smallest amount of charge carrier BTBT production occurs at the source to channel intersection area, or point tunnelling.



Fig 4.(b) Line tunneling TFET

The gate is presently overlapping the foundation since it was built inside of this equipment, which has an effect on higher rate carriers. Line tunnelling, which occurs in a significant portion of the gate overlap source part to channel junction, is where BTBT production speeds occur. The main advantage will be in LTFET, which will provide more tunnelling current. It was argued that promoting line tunnelling FETs would improve the device's performance. A high-dielectric was utilised as the gate insulator or spacer by Xiangzhan Wang et al.[12] to augment the TFET and enhance its subthreshold properties. A gate field plate TFET (GFP-TFET) construction is suggested in this study to improve driving current and reduce current kink brought on by fringe-induced barrier lowering. Ion/Ioff is 10<sup>13</sup> and SS=21.4 mv/dec were attained. D. B.Abdi et al.[13] proposed that the Ion-Ioff threshold voltage of TEFETs with dual material gates be significantly increased. Subthreshold slope may also be made better. To bring about the

general betterment Dielectric of high K has been used. Stefan Glass et al [14] stated that a novel technique to reduce the ambipolar effect and improve the  $I_{ON}$  current the best design for a hetero-dielectric device is said to be one with a highly doped SiGe pocket at the source-channel junction

# **Double gate TFET (DG TFET)**

Fig.5 depicts the fundamental structure of an n-channel DG TFET. The doping concentration of the P-source, n-drain, and n-type intrinsic station areas is  $10^{19}$  cm-3 and  $10^{17}$  cm<sup>-3</sup>, correspondingly. The metal gate work function (m) is 4.6 eV utilizing a 3 nm SiO<sub>2</sub> layer and a 7 nm spacer (HfO<sub>2</sub>) material thickness. The front gate is normally linked to the device's top side, while the rear gate is often attached to the device's bottom side.

Both the  $I_{ON}/I_{OFF}$  ratio and the SS improve when there is dual-gate control on two channels through which current can flow at the same time. According to Muhammad Elgamal et al.[15], the most effective way to boost ON current caused by accumulative tunnelling is to reduce the gate dielectric thickness by one, and then use a material containing hafnium dioxide in order to get a large dielectric constant [16]. There are many different gate chemicals that may be employed to improve the ON and OFF currents that can be controlled [17]. The superior operating efficiency of a unit in the region where SiO<sub>2</sub> and HfO<sub>2</sub> overlap according to these explanations, in order to achieve a ratio of 5.5 x  $10^{11}$  I<sub>ON</sub>/I<sub>OFF</sub> and a source overlap of 49.5 mV/dec, using SiO2 is remarkable as compared to using HfO2 when the gate dielectric is HfO<sub>2</sub>[18]



Fig.5. Double gate Tunnel FET

Arun Samuel et al.[19], which was used to evaluate the band-to-band manufacturing speed. The Double Steel Dual Gate TFET improves performance in many ways, including by increasing  $I_{ON}$  and decreasing leakage current. When compared with conventional devices, Anjani Devi N et al.[20] revealed that double core hetero junction TFET (DG-HTFET) enhances the SS by 2.45 times,  $I_{ON}$  is ~ 10<sup>-6</sup> A/m, and  $I_{OFF}$  is 0.1 PA/m. Sanjay Kumar et al.[21] proposed the use of DM DG TFET in conjunction with HfO<sub>2</sub>/SiO<sub>2</sub>material. This invention was made possible by transporting the source

to the channel as well as the drain to channel exhaustion zones. To accomplish superior results with regard to the  $I_{ON}/I_{OFF}$  ratio, ambipolar and SS of this device, the work function 4.4ev actions of the tunnelling and auxiliary gates of this structure have been improved. W.Li et al. [22], define the SS of doping substantially less DG-TFET as being greatly boosted by skillfully developing rear gate technology and bias is shown in Fig.6. The simulation results show that the device's conduction state, as determined by Germanium, contributes to an increase in the performance of the dual gate device.



Fig.6. Double Metal Double Gate TFET model

M.venkatetesh et al.,[23] described Statistical modelling of a two-dimensional (2-D) vth is used to create dual halo gate stacked TMDG TFET with a fixed charge density at the HfO<sub>2</sub>/SiO<sub>2</sub> stacked oxide interface. ON current ( $10^{6}$ A/m), I<sub>OFF</sub> ( $10^{16}$ A/m), SS value 50mv/dec and In addition to this, the ratio of I<sub>ON</sub> to I<sub>OFF</sub> is  $10^{10}$ . When the voltage applied to the input gate is raised, it can be seen quite clearly that the total electric field likewise rises at the same time. So, there is a direct link between the voltage applied to the gate

input and the total electric field SnehSaurabh [24] In 2009, we saw the introduction of the lateral strained double gate TFET (SDGTFET). The whole silicon body of this device is strained silicon, which may be produced using single-layer strained SOI technology. This structure is comparable to the ordinary DGTFET.The completely overlapped device in [25] K.Kao et al. produces the maximum ON-currents; Differentiating between the three forms of TFET line tunnelling based on the ON-current. To a large extent,

it is dependent on two stylistic aspects in order to shorten the tunnel course. One of these is supply concentration, which causes smaller tunnel methods to shrink as a result of an improved electrical field.



Fig 7. Hetero junction Double gate Dual metal Charge plasma TFET

Charge plasma diode is the dopingless device which is made with the charge plasma concept[26] is shown in Fig 7. To make p and n type region, two gates are implemented above intrinsic silicon. A dielectric layer also induced within gates and silicon. InAs material is employed to build a hetero charged plasma TFET (H-CPTFET) in order to shorten the lateral tunnelling distance at the source/channel contact[27]. The device provides a greater ON-current due to the increased BTBT generation rate made possible by the smaller tunnelling width at the source/channel junction. The first a DMCG-HCPTFET is introduced to better enhance ON-current.

#### Fin gate Tunnel FET (Fin TFET)

Ajaykumar D et al.[27-29]explain the engineered structure relies on substance variant with the usage of silicon substance for 3D Fin TFET structure by changing the fin-height is shown in Fig 8. The features are analysed together with the version in bone elevation and substance variation at various areas of this arrangement [30]. The drive current (I<sub>D</sub>) of  $18 \times 10^{-6}$ A using a minimal leakage current of  $10^{-15}$ A and SS of 25mV/decade.



Fig 8. Rectangular Fin gate Tunnel FET

Kaishen Ou et al.[31] revealed the structure of a wrapped around epitaxial layer in a p-type Ge-Fin TFET. Gate source overlap length, drain doping, and equivalent oxide (HfO2)thickness are design consideration factors (EOT). Due to higher series resistance in the larger undoped epitaxial layer behind the gate, excessive gate-source overlap may restrict drive current. Ge growth at low temperatures (330-400 C) is favored. Woo Lee et al. [32] proposed GHG TFETs to advance the TFET switching activity. Thin bandgap materials are employed to improve the functioning of GHG TFETs. Both silicon and SiGe this TFETs have conduction currents of 3.8x10<sup>-8</sup> A/m and 8.77x10<sup>-8</sup> A/m, respectively. Triple-gate TFETs Encapsulated with an Epitaxial Layer The effect that a Si fin's height  $(H_{fin})$  and width  $(W_{fin})$  have on the transport properties of the epitaxial layer TFETs The vertical BTBT cross-sectional area is proportional to Hfin because the EL is created on the top and sidewall of a fin. As a result, a rise in H<sub>fin</sub> results in an increase in the amount of ion boost in the case of EL TFETs. In their study, Jang Hyun Kim and colleagues [33] proposed that TFETs have a SiGe channel, a fin arrangement, and a raised drain to improve the efficiency of their electrical functioning. It has been shown that the ON-state present (I<sub>ON</sub>) is increased by a factor of 24 times higher than that of the Si control set and also by a factor of 6 times higher than the SiGe management team. In comparison to the SiGe control group, the ambipolar current, denoted by IAMB, may be reduced by a factor of up to 900. Pankaj Kumar et al.,[34],Ge Source hetero setup is applicable for the n-type GoS-HTTFinFET. It has been noted that there is a considerable increase in tunnelling rate as a result of a bigger overlapped zone with the whole of the channel, and as a consequence, a higher tunnelling rate is achieved.

# 2. METHODOLOGY

To design the proposed architecture of dual metal gate hybrid device is illustrated in Fig.9.Improving the tunnelling mechanism for this purpose gate controlling over the channel has been increase to create the maximum ON-current ( $I_{ON}$ ). The simulation results are required to verify the existing methods and also change the gate architectures to observe the performance of dual metal gate hybrid device

## **PROPOSED MODEL**

The metal gates with varying work functions, with the gate closest to the source metal (M1) having a lower work function and the gate most comparable to the

drain metal (M2) having a substantially greater work function. As a result, the gate transport efficiency dramatically improved by increasing the electron velocity and the lateral electric field along the channel at the interface of the two gate materials. The proposed twin metal fin gate doubles the device's efficiency when applied to a tunnel field effect transistor (FET). Progressive enhancement of potential, the tunnelling mechanism of drive current at the source and channel junction using a reduced gate metal work function on the source side junction is one way the double metal fin gate affects the device's performance. Hence, the metal gate M1 is the Control Gate, while the M2 is the Screen Gate.



Fig.9 Double metal Fin TFET device structure

The source side of a dual metal gate TFET device is connected to the low work function  $(\Phi_{M1})$  gate material, while the drain side connects to the high work function  $(\Phi_{M2})$  gate material. A dual-material gate (DMG) is required, with materials M1 (near the source) and M2 (near the drain) having different work functions,  $\Phi_{M1}$  and  $\Phi_{M2}$ , respectively. A weaker drain-side electric field positively affects gate control in a DMG system. The potential under M1 is independent of the drain potential, as shown by the step potential. Simultaneously, the drain potential is not a limiting factor on the potential under M2.

## 3. SIMULATION RESULTS AND DISCUSSION

Design specifications of DM FinTFET source is doped with P-type concentration is  $10^{20}$  cm<sup>-3</sup>, lightly and moderately doped with n-type with concentration  $10^{18}$ cm<sup>-3</sup> and  $10^{17}$  cm<sup>-3</sup>. two metal gates are used in the device and its work functions are 4.7ev and 4.1ev. 40nm channel length ,40nm Fin thick ness and 20nm Fin height.Fig.10.shows mesh generated in DM FinTFET in TCAD simulation tool.



Fig 10. Simulated 3D architecture of Double metal FinTFET

# A. Surface Potential characteristics of DM FinTFET



Fig 11. DM FinTFET Surface potential distribution along with channel distance at different  $V_{gs}$  and  $V_{ds}$ =0.1V

DM FinTFETs parallel to the channel length with a drain-to-source bias (Vds) of 0.1V. As the channel may be more precisely controlled by adjusting its gate, a higher gate-to-source voltage ( $V_{gs}$ ) results in a higher potential across the channel is shown Fig 11. By

selecting a suitable gate material on the source side, the screening effect of the DM FinTFET device may be amplified by increasing the source channel junction potential and promoting carrier tunnelling.

#### **B.** Electrical Characteristics of DM Fin TFET



Fig 12. DM FinTFET Electric field characteristics along with distance of channel at  $V_{gs}=V_{ds}=0.1V$ 

Fig.12 findings. The total electric field distribution at the source area of DM FinTFETs increases, indicating increased ON current characteristics, and falls at the channel-to-drain junction, indicating lower ambipolar current; both improve output current performance. For  $V_{gs}=V_{ds}=0.1V$ , the drain side work function is less than that of the source side gate. The overall electric field of DM FinTFET increases due to an increase in the tunnelling probability of the source side junction.

#### c. Input characteristics of DM FinTFET



Fig 13. Id – VGS characteristics of DM Fin TFET

The fluctuation of the current-voltage characteristics of DM FinTFET devices shows in Fig. 13 for a Vds value of 0.1 V. Increased gate bias leads to improved tunnelling in the source-to-channel area, turn, causes an increase in

drain current. Kane's model uses to look at the peculiarities of the drain current. Eq.(1) for the BTB generation rate [21].

 $G_{BTBT} = DAE^{\gamma} \exp(-B/E)$  (1)

# C. Output characterizes of DM FinTFET



Fig 14. Output characteristics of DM Fin TFET structures. at Vgs=0.7V

Fig.14. depicts the  $I_d$ - $V_{ds}$  curve for the DM FinTFET for a gate source voltage of 0.7 V. Double material gate

FinTFET is possesses a high output current characteristics.

| TFET Structural          | Device Parameters |                                 |                                          |                                           |                                     |
|--------------------------|-------------------|---------------------------------|------------------------------------------|-------------------------------------------|-------------------------------------|
| Model                    | Ref.no            | $SS\left(\frac{mV}{dec}\right)$ | $I_{ON}\left(\frac{\mu A}{\mu m}\right)$ | $I_{OFF}\left(\frac{\mu A}{\mu m}\right)$ | I <sub>on</sub><br>I <sub>off</sub> |
| SOI Fin FET Ref.[1]      |                   | 69                              | 86                                       | 10-9                                      |                                     |
| HJ tunnel TG FinFET      | Ref.[14]          | 39                              | 120                                      |                                           | $10^{10}$                           |
| Gate field plate TFET    | Ref.[12]          | 21.4                            | 69                                       | 10-11                                     | $10^{13}$                           |
| 2-source SOI TFET        | Ref.[15]          | 120.8                           | 10-11                                    | 10-11                                     | 1.1                                 |
| PNPN L-gate N+pocketTFET | Ref.[16]          | 57.2                            | 192.7                                    | 10-7                                      | 109                                 |
| SG TFET                  | Ref.[8]           | 57.3                            | 52.6                                     | 25.2                                      | $10^{11}$                           |
|                          | Ref.[10]          | 34.1                            | -                                        | -                                         | 107                                 |
|                          | Ref.[11]          | 47.2                            | -                                        | -                                         | 109                                 |
|                          | Ref.[8]           | 41.5                            | 10-9                                     | 10-19                                     | 1010                                |
| DG TFET                  | Ref.[17]          | 49.5                            | 10-5                                     | 10-16                                     | $10^{11}$                           |
|                          | Ref.[23]          | 35                              | 10-4                                     | 10-16                                     | 1012                                |
| Fin TFET Ref.[5]         |                   | 23.5                            | 10-5                                     | 10-12                                     | 109                                 |
| DM FinTFET               | Proposed model    | 18.2                            | 10-6                                     | 10-15                                     | 10 <sup>9</sup>                     |

| Table 1. | Comparison | of different g | gate structural TFET |
|----------|------------|----------------|----------------------|
|          |            | <u> </u>       |                      |

## 4. CONCLUSION

The article focused on the DM FinTFET hybrid structural model. DM Fin-gate TFET were suggested use of Sentaurus TCAD modeling will improve the performance of similar devices. Using this model, we can achieve low SS (18 mV/decade across four orders of drive current), high drive current ( $10^{-6}$  A/m at V<sub>DS</sub> = V<sub>GS</sub> = -0.5 V), and reduced low ambipolar flow of up to  $10^{-15}$  A/m. Data from Sentaurus TCAD simulations are in excellent accord with the model's findings. Finally, it is stated that the DM FinTFET device, because of its increased performance, plays a critical role in high speed and low power applications for obtaining precise and dependable results.

## 5. **References**

- Ak Dharmireddy, ISR, Murthy P.H.S.T, "Performance analysis of 3D SOI FinFET structure with various fin heights using TCAD simulations", Journal of Advanced Research in Dynamical and Control Systems,11(2), pp-1291-1298, 2019.
- Anjani D.N, D.A.kumar,I.S Rao "Performance Characteristics of TFET over MOSFET, DGMOSFET and FINFET" TEST ENGINEERING & MANAGEMENT,Vol. 82, 6164 – 6170,Feb 2020.
- Komalavalli,S., Arunsamual,T., Vimala,P.,2019. "Performance analysis of Triple Metal Tri Gate TFET using 3D analytical modelling and TCAD simulation". AEU-International Journal of Electronics and Communications,110,pp. 152842.
- K. Murali Chandra Babu, Ekta Goel. "Evolution of Tunnel Field Effect Transistor for Low Power and

High Speed Applications: A Review" , Silicon, 2022

- Usha, C., and P. Vimala. "A tunneling FET exploiting in various structures and different models: A review", 2015 International Conference on Innovations in Information Embedded and Communication Systems (ICIIECS), 2015.
- S, Ijjada S.R, Sharma A, Babu M.S, D.Ajaykumar "SS<30mV/dec; Hybrid Tunnel FET 3D Analytical Model for IoT applications" Materials Today: Proceedings, 2020 https://doi.org/10.1016/j.matpr.2020.09.367.
- Sushree Anusmita Sahu, Rupam Goswami, S. K. Mohapatra. "Characteristic Enhancement of Hetero Dielectric DG TFET Using SiGe Pocket at Source/Channel Interface: Proposal and Investigation", Silicon, 2019.
- D.A.kumar. Surya Manohar, G.T.Sri Hari, G. Gayatri,
  A. Venkateswarlu, "Detection of covid-19 from x-ray Images using Artificial Intelligence (AI)" 2022 International Conference on Intelligent Technologies (CONIT), PP.1-5, 2022.
  DOI: 10.1109/CONIT55038.2022.9847741 (IEEE Xplore, Scopus index).
- T.Krishnamohan, D. Kim, S. Raghunathan, and K. Saraswat, "Doublegate strained-Ge hetero structure tunneling FET (TFET) with record high drive currents and <60 mV/dec subthreshold slope," in IEDM Tech. Dig., 2008, pp. 947–949.
- AK Dharmireddy, Sreenivasa Rao Ijjada, I.Hemalatha ,CH.Madhava Rao "Surface Potential Model of Double Metal Fin Gate Tunnel FET" Mathematical Statistician and Engineering Applications ,Vol.71 issue no.3,pp. 1044–1060, 2022.
- Li,W., Hongxia, L.,Shulong W, Shupeng C, Tao, H., and Kun,Y.,2019.Design and investigation of dopingless dual-gate tunneling transistor based on line tunnelling, American Institute of Physics Advances 9(4),pp.1-7.
- Woojin Park, Amir N. Hanna, Arwa T. Kutbee, and Muhammad M. Hussain "In-line Tunnel Field Effect Transistor: Drive Current Improvement"in IEEE Journal of the Electron Devices Society June 2018. DOI: 10.1109/JEDS.2018.2844023.
- X. Wang, Z. Tang, L. Cao, J. Li and Y. Liu, "Gate Field Plate Structure for Subthreshold Swing Improvement of Si Line-Tunneling FETs," in IEEE Access, vol. 7, pp. 100675-100683, 2019, doi: 10.1109/ACCESS.2019.2928692.
- D. B. Abdi and M. J. Kumar, "2-D Threshold Voltage Model for the Double-Gate p-n-p-n TFET With Localized Charges," in IEEE Transactions on Electron Devices, vol. 63, no. 9, pp. 3663-3668, Sept. 2016, doi: 10.1109/TED.2016.2589927.
- Stefan Glass, Nils von den Driesch, KeyvanNarimani, Dan Buca, GregorMussler, Siegfried Mant, Qing-Tai Zhao "SiGe based line tunneling

field-effect transistors"ISTEOpen Science Publishing, London, UK, Feb 2018.

- Muhammad Elgamal, Mostafa Fedawy. "Optimizing Gate-on-Source Overlapped TFET Device Parameters by Changing Gate Differential Work Function and Overlap Dielectric", 2019 International Conference on Innovative Trends in Computer Engineering (ITCE), 2019.
- BrindaBhowmick and Rupam Goswami, "Band Gap Modulated Tunnel FET", Chapter-3, Design, Simulation and Construction of Field Effect Transistors, pp.37-51, 2018
- AK Dharmireddy, Ijjada S.R "A Novel Design of SOI-based Fin Gate TFET" 2021 2nd Global Conference for Advancement in Technology (GCAT), 3 Nov.2021, IEEE, Bangalore, India. 2021, DOI: 10.1109/GCAT52182.2021.9587599.
- A.Kumar Singh, Tan Chun Fui, Lim Way Soong. " Drain current model for a hetero- dielectric single gate tunnel field effect transistor ", International Journal of Numerical Modelling: Electronic Networks, Devices and Fields, 2021.
- T.S. Arun Samuel, M. Karthigai Pandian. "Comparative Performance Analysis of Multi Gate Tunnel Field Effect Transistors", Journal of Nano Research, 2016.
- Anjani Devi N, DA Kumar "Performance Analysis of Double Gate Hetero Junction Tunnel Fet" International Journal of Innovative Technology and Exploring Engineering (IJITEE) ISSN: 2278-3075, Volume-9 Issue-2S3,PP.232-234, December 2019.
- Sanjay kumar, Goel, E., Kunal Singh, Balraj. S., Prince, K.S., Kamalaksha B., Satyabrata J., 2017. 2-D Analytical Modeling of the Electrical Characteristics of DMDG TFETs With a SiO2/HfO2 Stacked Gate-Oxide Structure, IEEE Transactions on Electron Devices ,64 (3), pp.960-96, 2017.
- Wei Li, Hongxia, L.,Shulong W, Shupeng C, Tao, H., and Kun,Y.,2019.Design and investigation of dopingless dual-gate tunneling transistor based on line tunnelling, American Institute of Physics Advances 9(4),pp.1-7.
- M. Venkatesh, N. B. Balamurugan. "Influence of Threshold Voltage Performance Analysis on Dual Halo Gate Stacked Triple Material Dual Gate TFET for Ultra Low Power Applications", Silicon, 2020.
- S. Saurabh, S. Banerjee, S. Garg and, "Realizing Logic Functions Using Single Double-Gate Tunnel FETs: A Simulation Study," in IEEE Electron Device Letters, vol. 39, no. 5, pp. 773-776, May 2018, doi: 10.1109/LED.2018.2819205.
- K. Kao et al., "Optimization of gate-on-source-only tunnel FETs with counter-doped pockets," IEEE Trans. Electron Devices, vol. 59, no. 8, pp. 2070–2077, Aug. 2012.
- Ajay K.D, SR Ijjada "Design of Low Voltage-Power: Negative capacitance Charge Plasma FinTFET for

AIOT Data Acquisition Blocks" International conference on breakthrough in heuristics and reciprocation of advanced technologies (BHARAT), 2022.

- A.Devi N, Kumar DA "Doping and Dopingless III-V Tunnel FETs:Investigations on reasons for ON-current improvement" International Conference on Recent challenges in Engineering science and Technology,2021.
- Ajay kumar Dharmireddy, SR Ijjada, KV Gayathri, K Srilatha, K Sahithi, M Sushma" Rad-Hard Model SOI FinTFET for Spacecraft Application" Advances in Micro-Electronics, Embedded Systems and IoT, Vol.838,pp.113-119,2021.
- Ajaykumar Dharmireddy, SR Ijjada, A.M.Vamsi Krishna, K.Lavanya "3D analytical modeling of surface potential and threshold voltage model of Dm FINTFET with dual hetero gate oxide structure "Turkish Journal of Computer and Mathematics Education (TURCOMAT), Vol.12 ,issue no.2021.
- Marjani,S., EbrahimHosseini,S.E, Faez,R., "A 3D analytical modeling of Tri Gate Tunnel Field Effect Transistor", Journal of Computational Electronics 15 (3),pp.820-830,2016.
- Kaishen Ou, Chunxiang Zhu "Germanium Fin Tunnel Field Effect Transistor with Abrupt Tunnel Junction and Large Tunneling Area" IEEE Trans. Electron Devices, vol. 59, no. 2 pp. 292-301, 2018.
- Tunnel Field-Effect Transistors (TFETs)", IEEE Access, 2020.
- Jang Hyun Kim, Hyun Woo Kim, Garam Kim, Sangwan Kim, and Byung-Gook Park, "Demonstration of Fin-Tunnel Field-Effect Transistor with Elevated Drain" Micromachines 2019, 10, 30; doi:10.3390/mi10010030.
- Pankaj Kumar, Saurav, R., and Baishya S., 2017.Gate-overlapped-source Heterojunction Tunnel Tri-gate FinFET, Devices for Integrated Circuit, March 23-24; Kalyani, India,pp.561-564.
- Priyanka,S., Sarkhel,S., Subir Kumar,S.,"3D Modelling and Performance Analysis of Dual Material Tri-Gate Tunnel Field Effect Transistor",IETE Technical Review, 36,pp.117-129. 2019.