

<sup>1</sup>Department of ECE, DCRUST Murthal, India, Email: seemachahar8@gmail.com <sup>2</sup>Department of ECE, DCRUST Murthal, India, Email: rekha\_7r@yahoo.co.in

Article History: Received: 18.04.2023 Revised: 07.05.2023 Accepted: 16.06.2023

**Abstract:** This study describes the design, construction, and modeling of a magnetic tunnel junction-based Spin Transfer Torque Random Access Memory (STT-MRAM). Spin Transfer Torque Magnetic Random Access Memory (STT-MTJ-MRAM) was used in the tests. Various findings are demonstrated about the relationship between voltage and magnetization components in different directions, as well as the dependence on damping factor and precision. Additionally, the paper presents voltage-current graphs that depict the dependence on torque and variation of output voltage concerning time. The results provide valuable insights into the behavior and performance of STT-MTJ-MRAM in various operating scenarios. Furthermore, the paper discusses the variations in bit line voltage, digital output voltage, pre-charge voltage, word transfer operation, read operation, and write operation. Additionally, the paper presents the changes in phase angle and azimuth angle with respect to time and the magnetization's strength in different directions over time.

**Keyword:** Spin Transfer Torque Magnetic Random Access Memory (STT-MRAM), Magnetic Tunnel Junction (MTJ), Spin Transfer Torque MRAM with Magnetic Tunnel Junction (STT-MTJ-MRAM), Voltage and magnetization relationship, Damping factor

# DOI: 10.48047/ecb/2023.12.Si8.698

# INTRODUCTION

Conventional Complementary Metal Oxide Semiconductor (CMOS)-based Static Random Access Memory (SRAM) and Dynamic Random Access Memory (DRAM) are limited by power consumption limits due to the decreasing size of the semiconductor production process. It is possible to tackle this problem by building non-volatile main and cache memory. This system may run in sleep mode without losing data and eliminates static power consumption and leakage current [1]. In addition to charge storage and data transmission, spintronics, a new branch of science and engineering, uses electronic spin. To improve the overall functioning of spintronics, spin transistors, for instance, are being researched in this field [2].

Small models, usually based on analytical equations, are heavily used in the design of circuits [3]. Studies in which miniature versions of Spin Transfer Torque-Magnetic Tunnel Junctions (STT-MTJs) are used have recently attracted a lot of interest. In some compact models [4], MTJ dynamic equations are easily solved. The following are just a few of the many advantages of using STT-MRAM: [5],

- Non-volatility
- High endurance
- High-speed operation
- Low power dissipation

# **1.1 Magnetic Tunnel Junction**

Simulating and designing MTJ-based STT-MRAM requires an accurate and effective model. The model must be compatible with SPICE and other circuit simulators, accurately represent the MTJ, and provide a thorough physical description. This includes making use of behavioral and micromodels (micromagnetic) for improved depiction [6].

The Giant Magneto Resistance (GMR) effect opened the door for the creation of spintronics devices [7]. The Magnetoresistive Tunnel Junction stands out among these gadgets as a potential replacement for traditional memory like SRAM. Sandwiching a nonmagnetic layer between two ferromagnetic layers produces the tunnel magnetoresistance (TMR) phenomenon, as seen in Figure 1.



Figure 1: Structure of Magnetic Tunnel Junction [8].

The discovery of the GMR effect led to the development of spintronic devices. The MTJ has the potential to take the place of current memories like SRAM because it is a crucial spintronics technology. MTJ is constructed of three layers: two ferromagnetic and one nonmagnetic. In this construction, Julliere discovered the Tunnel Magneto Resistance (TMR) effect [8]. The equation shown below could be used to express these features mathematically:

(1)

$$TMR = \frac{R_{AP} - R_P}{R_P}$$

The magnetic tunnel junction (MTJ) is a metal–insulator–metal structure with two CoFeB ferromagnetic electrodes separated by a thin MgO tunnel barrier (tMgO  $\approx$ 1 nm). Each of these electrodes is referred to as the pinned layer (PL) because of its fixed magnetic polarisation, while the free layer (FL) could vary its polarization from parallel (P) to antiparallel (AP) concerning the PL. The tunnel magnetoresistance (TMR) effect causes the MTJ resistance to change depending on the direction of the magnetic polarisation of the FL and PL [9]. A spin-transfer torque (STT) causes the FL magnetic polarisation to change when electrons flow over the MTJ, accomplished by the conservation of angular momentum [10].

# 1.2 MTJ-based STT-MRAM System

Spin-transfer-torque magnetic random-access memory (STT-MRAM) has attracted a lot of attention as a potential candidate for the forthcoming generation of high-density integrated non-volatile memory. [11]. A magnetic tunnel junction stores the information in the memory [12]. In general, it is far more trustworthy than magnetic quantum cellular automata. As shown in Figure 2, MTJ is a bit-memory cell that might store information in artificial neurons and synapses, nanomagnets, Bayesian inference engines, Boolean logic gates, and Boltzmann machines. Three elliptical layers make up this construction [13]. Between an insulator and a spacer layer are ferromagnetic outer layers. One of the ferromagnetic layers in one of the two stable orientations is a hard or fixed ferromagnetic layer with permanently aligned magnetization. Another choice is to utilize a soft or free layer of ferromagnetic material, which can have its magnetism point in one of two stable directions and encodes the bit information. The electrical resistance between the two ferromagnetic layers could be used to decode the encoding bit of the soft layer. The resistance drops dramatically when the two layers' magnetizations are parallel, but jumps up dramatically when they're antiparallel. [14].



STT-MRAM (a kind of magneto-resistive random-access memory), which uses spinning-to-rotating torque as an example of a spintronic circuit, has advanced significantly in recent years [16]. Since flash memory (conventional non-volatile memory) has a low write endurance (10<sup>5</sup>) and a high write access time compared to other non-volatile memory technologies (10<sup>5</sup> to 10<sup>7</sup> sec), while ferroelectric (FeRAM) and phase-change memory (PRAM) have written endurances of 10<sup>9</sup> to 10<sup>12</sup>, respectively, STT-MRAM is a strong contender for universal memory. STT-MRAM, on the other hand, has a quick access time (in the range of nanoseconds) and high endurance (about 10<sup>15</sup>) [17].

# 2. REVIEW OF LITERATURE

Table 1 summarizes the results of the literature review, which are described below. This part describes reviews of past work pertaining to Spin Transfer Torque MRAM involving Magnetic Tunnel Junction.

| Authors             | Technique Used                                                                                            | Outcome                                                                                                                                            | Research Gap                                                                                                                                                                                     |
|---------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Garzón et al., [18] | A DMTJ device.                                                                                            | It is possible to obtain<br>higher energy efficiency<br>when performing<br>combined write and<br>read operations.                                  | The authors want to<br>further investigate this<br>paradigm in the future<br>to reduce read latency.                                                                                             |
| Wang et al., [19]   | A new CiM platform that saves space.                                                                      | The 40 nm technology<br>node hybrid<br>spintronic/CMOS<br>simulations validate the<br>proposed CiM<br>platform's functionality<br>and performance. | The design concept<br>would allow the authors<br>to perform sophisticated<br>operations like full-<br>adder (FA) and<br>XOR/XNOR with the<br>help of RLM's fast<br>speed and WLM's<br>integrity. |
| Wang et al., [20]   | Perpendicular<br>Magnetic Anisotropy<br>(PMA) double barrier<br>Ta/CoFeB/MgO<br>compact physics<br>model. | Magnetic full-adder<br>(MFA) has been built<br>and tested as an<br>example of a hybrid<br>logic-in-memory<br>circuit.                              | The PMA-MTJ<br>structure of<br>CoFeB/MgO/CoFeB<br>will be studied further<br>using a spice-compact<br>model incorporating<br>STT stochastic<br>behavior.                                         |

| Prajapati et al.,<br>[21] | PMA and In-plane magnetic anisotropy                                           | A good agreement was found between the                                                                                                                                  | MRAM designers<br>would focus on two-bit                                                                                                                                                                                                      |
|---------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | (IMA) are two types<br>of magnetic                                             | sMLC and pMLC STT-<br>MRAM designs with an                                                                                                                              | series (sMLC) and parallel-MLC designs                                                                                                                                                                                                        |
|                           | anisotropy                                                                     | average variance of less than 5%.                                                                                                                                       | utilizing voltage-<br>controlled spin.                                                                                                                                                                                                        |
| Wang et al., [22]         | Spintronic memory<br>(NAND-SPIN) based<br>on the NAND<br>architecture.         | Writing NAND-SPIN at 28 nm nodes could reduce write energy by $3-5$ times and bit-cell area by $2-4$ times over SOT-MRAM.                                               | For ultrafast computing,<br>the scientists intend to<br>conduct more research<br>on toggling spin torque<br>magnetic random-<br>access memory.                                                                                                |
| Deng et al., [23]         | NV-FA is an 8-bit<br>synchronous non-<br>volatile full-adder<br>design.        | To construct a truly<br>usually-off system that<br>meets the needs of many<br>applications, more<br>complicated logic<br>circuits might be<br>designed.                 | In the future,<br>researchers will develop<br>a non-volatile magnetic<br>full-adder (MFA)<br>circuit that could power<br>the gate without losing<br>data.                                                                                     |
| Vincent et al., [4]       | The stochastic<br>switching delay is<br>represented as an<br>analytical model. | MRAM designs that use<br>an analytical model<br>could have lower error<br>rates than those that do<br>not.                                                              | Spin-transfer torque<br>magnetic random-<br>access memories multi-<br>level cell (MLC)<br>structure, which<br>includes two transistors<br>and two magnetic<br>tunnel junctions<br>(MTJs), will be<br>examined in future<br>studies (STT-RAM). |
| Lim et al., [5]           | Model at the level of the circuit.                                             | More accurate circuit-<br>level modeling is<br>achieved by including<br>the temperature and<br>voltage features of<br>MTJs.                                             | Future studies could use<br>the switching behavior<br>model to provide a<br>technique for dynamic<br>current monitoring.                                                                                                                      |
| Cai et al., [24]          | CSME                                                                           | The simulation's slight<br>improvement of 2.4 and<br>14.1 percent in read<br>error rates benefits low<br>Vdd (0.6 V) and low<br>TMR (50 percent)<br>sensing conditions. | More study is required<br>to test the suggested<br>design's performance<br>and yield on larger-<br>scale platforms and to<br>determine whether or<br>not it can be integrated<br>with more sophisticated<br>CMOS technology<br>nodes.         |
| Wang et al., [25]         | Spin transfer torque<br>(STT) switching<br>method                              | This study examines<br>MTJ's behavior at<br>different temperatures<br>and provides a model to                                                                           | This research could<br>involve investigating<br>novel materials, device<br>structures, or circuit                                                                                                                                             |

| maximize       | STT-     | architectures | that can  |
|----------------|----------|---------------|-----------|
| MRAM's         | dynamic  | mitigate the  | negative  |
| operations     | and      | impact of te  | mperature |
| temperature to | lerance. | on MTJ perfo  | rmance.   |

# 3. Problem Formulation and Research Gap

A promising non-volatile memory technology known as magnetic tunnel junctions is anticipated to be used in the next generation of universal memory. STT-MRAM excels in longevity, retention, access speed, and power consumption among the numerous alternatives, making it a standout performance. Specific sensing approaches, such as toggling spin torque and leveraging magnetic RAM for quick computation, were taken into consideration to enhance an STT-MRAM's Magnetic Tunnel Junction. The promise of this technology was shown by how these approaches boosted the typical reading speed while lowering the specific power consumption.

Following research gaps must be filled to improve the design and functionality of MTJs and STT-MRAM technology:

- STT-RAM durability and reliability issues are brought on by read current disturbance and aging of the ultrathin tunnel barrier when the cell area is reduced to satisfy density and power specifications.
- Variations in data and reference cell resistance are less of an issue with a Sense Amplifier.
- Thermal changes substantially influence STT-MRAM devices, which restricts their ability to scale. STT-MRAM devices have previously suffered from issues, including MTJ manufacturing differences and the CMOS access transistor.

#### 4. METHODOLOGY

The proposed technique, which intends to examine the effect of toggling spin torque magnetic RAM on boosting average reading speed and cutting average power consumption, is fully described in this part. The improvement of the sensing margin is the primary goal of this research. The approach uses the magnetic switching spin transfer switching model to accomplish this goal. The local bit line's installation also results in a decrease in average power. The process is thoroughly explained in the part that follows:

# 4.1 Endurance and Reliability Issues in STT-MRAM

Several important reliability problems are addressed during read and write operations on STT-MRAM [26]. Coupling faults, write polarization asymmetries, and transition faults are the three basic categories of write reliability problems. Poor read reliability includes memory issues, inaccurate readings, read interruptions, and judgment errors.

Several physical variables affect the read reliability of MRAM [27]. One of the most significant macroscopic factors affecting the sensing margin is the limited TMR. Due to the overlap in the distribution of RAP/RP in the tails, restricted TMR yields identical parallel resistance (RP) and anti-parallel resistance (RAP) ratios. Even though the MRAM sensing block uses an ideal reference cell [28], SA is unable to differentiate between the low state and the state of MTJ. Several elements influence the reliability of STT-MRAM, some of which are included in Tables 2 and 3.

| Affect | Mechanism            | Key Cause                               |
|--------|----------------------|-----------------------------------------|
| Read   | Read disturb         | Growing with technology scaling         |
|        |                      | Read and write and assign the same path |
|        | Incorrect read fault | Short sensing boundary window of VSA    |
|        |                      | Opposite temp. reliance resistance      |
|        |                      | Parasitic impacts                       |

#### Table 2: Causes and mechanisms of poor writing and reading.

|       | Retention failures          | Thermal noise                          |
|-------|-----------------------------|----------------------------------------|
|       |                             | Intrinsic thermal instability          |
|       | Decision Fault              | Low supply voltage                     |
|       |                             | Process variations                     |
|       |                             | Limited TMR                            |
| Write | Coupling faults             | Neighboring cells changing             |
|       | Write polarity irregularity | P to AP needs higher shifting current  |
|       | Transition faults           | Thermal fluctuations                   |
|       |                             | Stochastic nature of writing operation |

# Table 3: STT-MRAM Reliability Influencing Factors.

| MTJ parameters                        | Transistor parameters                            |
|---------------------------------------|--------------------------------------------------|
| The saturation magnetization (MS)     | transistor (VT)                                  |
| Magnetic anisotropy (HK)              | The threshold voltage for a user's access.       |
| Tunnel magneto-resistance ratio (TMR) | Access route length and width alterations in the |
| Oxide thickness of MgO level (tox)    | transistor.                                      |
| Planar lengths of the MTJ             |                                                  |

# 4.2 Magnetic Switching

MTJ's switching strategies are consistently under investigation as potential memory contenders [31]. Initial implementations of Magneto-resistive Random-Access Memory (MRRAM) utilized field-induced magnetic switching (FIMS). However, FIMS faces challenges in achieving energy efficiency and low power consumption due to its high-power consumption, large die area, and significant disruptions.

In 2003, Thermally Assisted Switching (TAS) for MTJ was introduced to reduce the switching current threshold. This technique involves heating the MTJ to enhance its switchability by passing a current across it [32]. However, the scaling problem persists even after cooling down following the heating process. Consequently, the switching speed must be reduced to maintain TAS's low power consumption (less than 1 mA).

A newer switching approach, Spin Transfer Torque (STT), addresses power and scalability issues. It enables high-density and low-power MRAM without relying on magnetic fields, as the MTJ is switched on and off using a lower current (100 uA) [33]. Shoji Ikeda et al. achieved high thermal stability using interfacial PMA MTJ.

To overcome the incubation delay caused by STT switching, researchers have explored the spin hall effect as an assisted switching method. The combination of the spin hall effect and STT (SHE plus STT) mitigates the incubation delay, which is a drawback of the regular STT method. By using a three-terminal arrangement, this technique allows for the complete separation of the writing and sensing functions [34]. It achieves low resistance for writing and high resistance for detecting, making almost a tenfold reduction in switching current possible.

# 4.3 Spin Transfer Torque Switching Model

MTJ switching behavior was modeled using Slonczewski's [35] Spin-Transfer Torque physics model in the micromod. One of the most significant contributions of this model is the explanation of how the critical current could be obtained.

$$J_{C0} = \alpha \times \gamma \times \gamma \times e \times M_S \times t \times (H_{ext} \pm H_{ani} \pm \frac{H_d}{2})/\mu_B \times g$$

(2)

$$E = \frac{M_s \times V \times H_C}{2} \tag{3}$$

$$g = \left[-4 + (P^{-1/2} + P^{1/2}) \times (3 + \cos\theta)/4\right]^{-1}$$
(4)

$$J_{C} = J_{C0} \{ 1 - (\frac{\kappa_{B} \times r}{E}) ln(\tau \times f_{0}) \}$$
(5)

 $I_C = J_C \times surface$ 

(6)

#### > Constants:

 $\begin{aligned} &H_{ext}: \text{The external field: -19Oe} \\ &H_{ani}: 100 \text{ Oe of in-plane uniaxial magnetic anisotropy.} \\ &H_d: \text{Demagnetization field 13000 Oe induces an out-of-plane magnetic anisotropy.} \\ &f_o: \text{Attempts to use 109 Hz as a frequency.} \\ &K_B: \text{Constant of Boltzmann, } 1.38 \times 10^{-23} \text{ J/K} \\ &u_B: \text{The magneton constant of Bohr is } 9.27 \times 10^{-28} \text{ J/Oe.} \\ &M_s: 1.3 \text{ T (CoFe) =13000 Oe} \\ &H_c: \text{Coercive field} \\ &\alpha: \text{ Gilbert's coefficient of damping is } 0.001. \\ &\gamma: 221000/2^*\text{pi, a gyromagnetic constant} \\ &e: \text{Elementary charge of } 1.60 \times 10^{-19} \text{ C.} \\ &$ **> Parameters:** $\\ &t: \text{The free layer's height (1-3nm).} \\ &V: (80 \times 240 \text{ nm}^2 \times t) \text{ is the volume of the free layer} \end{aligned}$ 

# 5. Implementation Results using LTspice and MATLAB tools.

In this part, we present a more basic version of Spin Transfer Torque MRAM (STT-MRAM) which relies on a connection made possible by a magnetic tunnel junction. The stated model is meant to be understandable by the average reader, giving them access to the benefits of STT-MRAM. The following are the findings of experiments performed on STT MRAM. The MTJ input parameters are shown in Table 4.

| Table 4: | Input | <b>Parameters</b> | for | MTJ | Subcirc | cuit |
|----------|-------|-------------------|-----|-----|---------|------|
|----------|-------|-------------------|-----|-----|---------|------|

| lx   | 32n    |
|------|--------|
| ly   | 96n    |
| lz   | 2.44n  |
| Ms0  | 1210   |
| P0   | 0.69   |
| α    | 0.0062 |
| Tmp0 | 358    |
| RA0  | 5      |
| MA   | 0      |
| ini  | 1      |

The findings are shown in figure 3, which is available below. These results demonstrate waves in the voltage across magnetic tunnel junctions caused by noise during read and write operations. V (1) and V (2) indicate the voltage across magnetic tunnel junctions.



The voltage against the x-axis segment of the free layer magnetization vector m is shown in figure 4. V(my) plots voltage against the y-axis segment of the free layer's magnetization vector m. The voltage V plotted against the z-component of the free layer magnetization vector m is denoted by the notation V(mz).



Figure 5 depicts a graph that demonstrates a dependence on the damping factor in the x direction via a voltage-current plot. The x-axis represents the voltage (V) in the x-direction, while the y-axis represents the current (I) across the system. It shows the variation of voltage due to damping factor along the x, y and z directions with respect to time ( $\eta$ sec).



Figure 5: Voltage-current graph of damping factor along the x direction

The plot of voltage vs current along the y-axis is shown in figure 6, which represents the reliance on the damping factor.



Figure 6: Voltage-current graph of damping factor along the y direction

The voltage-current plot that demonstrates the dependence on the damping factor is shown in figure 7 along the z-axis.



Figure 7: Voltage-current graph of damping factor along the z-direction

Figure 8 is a depiction of the voltage-current plot that demonstrates the dependence on precision along the x-axis.



Figure 8: Precision-voltage-current plot along the x-axis

Figure 9 illustrates the trade-off between voltage and current, illustrating the dependence on precision along the y-axis.



Figure 9: Precision-voltage-current plot along the y-axis

Figure 10 is a depiction of the voltage-current plot that demonstrates the dependence on precision along the z-axis.



Figure 10: Precision-voltage-current plot along the z-axis.

Figure 11 is a depiction of the voltage-current graph that demonstrates the dependence on torque in the x direction.



Figure 11: Voltage-current graph of torque-x direction dependence

Figure 12 is a depiction of the voltage-current plot that demonstrates the dependence on torque in the y direction.



Figure 12: voltage-current graph of torque on y-direction dependence

Figure 13 is a plot of voltage against the current that illustrates the dependence of torque in the z-direction.



Figure 13: voltage-current graph of torque-z direction dependence

#### Stt-Mtj-Mram

Figure 14 shows how magnetic tunnel junctions (MTJs) can be used in embedded memory applications like Spin Transfer Torque Magneto-Resistive Random-Access Memory (STT MRAM).



Figure 14: STT-MTJ-MRAM Circuit diagram for simulation

| Variable | Meaning Of Variable                                                                                                                      |
|----------|------------------------------------------------------------------------------------------------------------------------------------------|
| V_bit    | Bit line voltage                                                                                                                         |
| V_d      | Digital output voltage                                                                                                                   |
| Vd_bar   | A time-dependent bit-line voltage difference of several cells throughout the read process.                                               |
| V_pc     | The precharge voltage supplied repeatedly                                                                                                |
| Vq_bar   | A single side-NMOS sensing system measures the bit-line voltage difference of multiple cells throughout a read process relative to time. |
| V_read   | Variation of voltage during the read operation                                                                                           |
| V_word   | Variation of voltage during word transfer operation                                                                                      |
| V_write  | Variation of voltage during the write operation                                                                                          |
| V_se     | Parallel and anti-parallel resistance-voltage variation.                                                                                 |

Table 5 illustrates the denotations of various situations of the time-voltage trade-off.

# **Operating waveforms of STT-MTJ-MRAM**

The trade-off between the change of voltage regarding time for several possible scenarios of the operating waveforms of the proposed STT-MRAM is shown in Figure 15.



Figure 14: STT-MTJ-MRAM different waveforms during operation

The V\_bit is a graphical depiction of the bit line voltage in terms of time in nanoseconds ( $\eta$ sec). The V\_d is a graphical representation that shows how the digital output voltage changes over time. The bit-line voltage disparity of different cells throughout the read operation is graphically represented over time by the Vd\_bar, additionally referred to as Vd\_out. This is accomplished through the utilization of a dual side-NMOS sensing scheme, which is successful despite the presence of Dual-transistor circuitry.

 $V_pc$  is a graphic representation of the relationship between the pre-charge voltage that is repeatedly given and its aspect to time. Vq\_bar is a graphical representation of the bit-line variation in voltage of different cells recorded during the course of a read operation utilizing a single side-NMOS sensor device and time. This method is successful despite the presence of dual transistors and works effectively. The graphical depiction of the relationship between the fluctuation in voltage that occurs throughout the read operation concerning time is shown by the V\_read variable. The variable V\_word displays a graphical depiction of the relationship between the changing voltage that occurs throughout the word transfer operation w.r.t time. The V\_write creates a graphical depiction of the relationship between the changing voltage that occurs during the write operation and the passage of time. The V\_se provides a graphical depiction of the relationship between the fluctuation in voltage concerning the resistance in both the anti-parallel and parallel modes. A higher voltage is observed for antiparallel signal orientations, whereas a lower value is observed for parallel signal orientations. Figure 16 represents the Change in phase angle ( $\phi$ ) concerning time (in  $\eta$ sec).



Figure 16: Phase angle  $\phi$  vs. time (in  $\eta$ sec).

Figure 17 depicts the change in azimuth angle ( $\theta$ ) with respect to time (in  $\eta$ sec).



Figure 17: Azimuth angle ( $\theta$ ) vs. time (in  $\eta$ sec).

Magnetization's varying strength in the x direction is shown over time (in nsec) as shown in Figure 18.



Figure 18: Magnetization along x direction vs. time (in  $\eta$ sec).

Figure 19 presents the variation of magnetization along z axis w.r.t time (in  $\eta$ sec).



Figure 19: Magnetization along z axis w.r.t. time (in nsec).

The magnetic field's three-dimensional fluctuation in the axes of x, y, and z is seen in Figure 20.



Figure 20: Three-dimensional magnetization field along the axes of the x, y, and z



Figure 21 shows the time-dependent power fluctuation (in nsec).

Figure 21: Power (in watt) w.r.t time (in  $\eta$ sec).

#### 6. CONCLUSION AND FUTURE SCOPE

Magneto-Random-Access Memory (MRAM) is a promising candidate for the future generation of memory due to its high level of density, flexibility, non-volatility, and quick operation. The STT MTJ (spin transfer torque magnetic tunnel junction) has shown great promise in the fields of magnetic logic and memory due to its fast throughput, low power consumption, and almost limitless lifespan. An abstract model of a multi-level static memory with random access that uses a spin transfer torque, and a tunnel junction of magnets is presented in this study. In this study, the author outlines the input values for the MTJ subcircuit and gives experimental findings to back up the claims stated in the study. Noise-induced voltage waves were discovered using LTspice and MATLAB models of magnetic tunnel junction during read/write operations, providing insight into the durability and performance of STT-MRAM devices. How the damping component, torque influenced the device's electrical characteristics was shown using voltage-current graphs. Positive results and promising future directions for Spin Transfer Torque MRAM using a MTJ have been provided in this research. The described results suggest that STT-MRAM technology has potential as a storage solution for future computer systems, and they will surely motivate more investigation and development in this field.

#### REFERENCES

- 1. Kumari, Seema, and Rekha Yadav. "Spin-Transfer Torque MRAM with Emerging Sensing Techniques." Recent Developments in Electrical and Electronics Engineering: Select Proceedings of ICRDEEE 2022. Singapore: Springer Nature Singapore, (2023): 15-25.
- Vatankhahghadim, Aynaz, Safeen Huda, and Ali Sheikholeslami. "A survey on circuit modeling of spin-transfer-torque magnetic tunnel junctions." IEEE Transactions on Circuits and Systems I: Regular Papers 61, no. 9 (2014): 2634-2643.
- 3. Nielsen, Alec AK, Bryan S. Der, Jonghyeon Shin, Prashant Vaidyanathan, Vanya Paralanov, Elizabeth A. Strychalski, David Ross, Douglas Densmore, and Christopher A. Voigt. "Genetic circuit design automation." Science 352, no. 6281 (2016): aac7341.

- 4. Vincent, Adrien F., Nicolas Locatelli, Jacques-Olivier Klein, Weisheng S. Zhao, Sylvie Galdin-Retailleau, and Damien Querlioz. "Analytical macrospin modeling of the stochastic switching time of spin-transfer torque devices." IEEE Transactions on Electron Devices 62, no. 1 (2014): 164-170.
- 5. Lim, Hyein, Seungjun Lee, and Hyungsoon Shin. "Advanced circuit-level model for temperaturesensitive read/write operation of a magnetic tunnel junction." IEEE Transactions on Electron Devices 62, no. 2 (2014): 666-672.
- 6. Lim, Hyein, Seungjun Lee, and Hyungsoon Shin. "A survey on the modeling of magnetic tunnel junctions for circuit simulation." Active and Passive Electronic Components 2016 (2016).
- 7. Ennen, Inga, Daniel Kappe, Thomas Rempel, Claudia Glenske, and Andreas Hütten. "Giant magnetoresistance: basic concepts, microstructure, magnetic interactions and applications." Sensors 16, no. 6 (2016): 904.
- 8. Cai, Hao, Wang Kang, You Wang, Lirida Alves De Barros Naviner, Jun Yang, and Weisheng Zhao. "High performance MRAM with spin-transfer-torque and voltage-controlled magnetic anisotropy effects." Applied Sciences 7, no. 9 (2017): 929.
- 9. Sen, Pratima, and Pranay K. Sen. "Hyperfine splitting and quantum beats in CdSe quantum dots." (2006).
- 10. Carboni, Roberto, Elena Vernocchi, Manzar Siddik, Jon Harms, Andy Lyle, Gurtej Sandhu, and Daniele Ielmini. "A physics-based compact model of stochastic switching in spin-transfer torque magnetic memory." IEEE Transactions on Electron Devices 66, no. 10 (2019): 4176-4182.
- 11. Dong, Qing, Zhehong Wang, Jongyup Lim, Yiqun Zhang, Mahmut E. Sinangil, Yi-Chun Shih, Yu-Der Chih, Jonathan Chang, David Blaauw, and Dennis Sylvester. "A 1-Mb 28-nm 1T1MTJ STT-MRAM with single-cap offset-cancelled sense amplifier and in situ self-write-termination." IEEE Journal of Solid-State Circuits 54, no. 1 (2018): 231-239.
- Tey, MS Nicholas, Xiaoye Chen, Anjan Soumyanarayanan, and Pin Ho. "Chiral Spin Textures for Next-Generation Memory and Unconventional Computing." ACS Applied Electronic Materials 4, no. 11 (2022): 5088-5097.
- 13. Kumar, Akash, Raghav Sharma, Kacho Imtiyaz Ali Khan, Chandrasekhar Murapaka, Gerard Joseph Lim, Wen Siang Lew, Sujeet Chaudhary, and Pranaba Kishor Muduli. "Large damping-like spin–orbit torque and improved device performance utilizing mixed-phase Ta." ACS Applied Electronic Materials 3, no. 7 (2021): 3139-3146.
- 14. Şaşıoğlu, Ersoy, Stefan Blügel, and Ingrid Mertig. "Proposal for reconfigurable magnetic tunnel diode and transistor." ACS applied electronic materials 1, no. 8 (2019): 1552-1559.
- 15. Bandyopadhyay, Supriyo. "Nanomagnetic boolean logic—the tempered (and realistic) vision." IEEE access 9 (2021): 7743-7750.
- 16. Chavent, Antoine, Paulo Coelho, Jyotirmoy Chatterjee, Nikita Strelkov, Stephane Auffret, Liliana Buda-Prejbeanu, Ricardo Sousa et al. "Spin torque efficiency modulation in a double-barrier magnetic tunnel junction with a read/write mode control layer." ACS Applied Electronic Materials 3, no. 6 (2021): 2607-2613.
- 17. Vatankhahghadim, Aynaz, Safeen Huda, and Ali Sheikholeslami. "A survey on circuit modeling of spin-transfer-torque magnetic tunnel junctions." IEEE Transactions on Circuits and Systems I: Regular Papers 61, no. 9 (2014): 2634-2643.
- Garzón, Esteban, Raffaele De Rose, Felice Crupi, Lionel Trojman, Adam Teman, and Marco Lanuzza. "Relaxing non-volatility for energy-efficient DMTJ based cryogenic STT-MRAM." Solid-State Electronics 184 (2021): 108090.
- 19. Wang, Chao, Zhaohao Wang, Gefei Wang, Youguang Zhang, and Weisheng Zhao. "Design of an areaefficient computing in memory platform based on STT-MRAM." IEEE Transactions on Magnetics 57, no. 2 (2020): 1-4.
- 20. Wang, Guanda, Yue Zhang, Jinkai Wang, Zhizhong Zhang, Kun Zhang, Zhenyi Zheng, Jacques-Olivier Klein, Dafine Ravelosona, Youguang Zhang, and Weisheng Zhao. "Compact modeling of perpendicular-magnetic-anisotropy double-barrier magnetic tunnel junction with enhanced thermal stability recording structure." IEEE Transactions on Electron Devices 66, no. 5 (2019): 2431-2436.

- 21. Prajapati, Sanjay, Shivam Verma, Anant Aravind Kulkarni, and Brajesh Kumar Kaushik. "Modeling of a magnetic tunnel junction for a multilevel STT-MRAM cell." IEEE Transactions on Nanotechnology 18 (2018): 1005-1014.
- 22. Wang, Zhaohao, Lei Zhang, Mengxing Wang, Zilu Wang, Daoqian Zhu, Youguang Zhang, and Weisheng Zhao. "High-density NAND-like spin transfer torque memory with spin orbit torque erase operation." IEEE Electron Device Letters 39, no. 3 (2018): 343-346.
- 23. Deng, Erya, Yue Zhang, Wang Kang, Bernard Dieny, Jacques-Olivier Klein, Guillaume Prenat, and Weisheng Zhao. "Synchronous 8-bit non-volatile full-adder based on spin transfer torque magnetic tunnel junction." IEEE Transactions on Circuits and Systems I: Regular Papers 62, no. 7 (2015): 1757-1765.
- 24. Cai, H., M. Liu, Y. Zhou, B. Liu, and L. A. B. Naviner. "CSME: A novel cycle-sensing margin enhancement scheme for high yield STT-MRAM." Microelectronics Reliability 114 (2020): 113732.
- 25. Wang, You, Hao Cai, Lirida AB Naviner, Yue Zhang, Jacques-Olivier Klein, and W. S. Zhao. "Compact thermal modeling of spin transfer torque magnetic tunnel junction." Microelectronics Reliability 55, no. 9-10 (2015): 1649-1653.
- 26. Kan, Jimmy J., Chando Park, Chi Ching, Jaesoo Ahn, Yuan Xie, Mahendra Pakala, and Seung H. Kang. "A study on practically unlimited endurance of STT-MRAM." IEEE Transactions on Electron Devices 64, no. 9 (2017): 3639-3646.
- 27. Bishnoi, Rajendra, Mojtaba Ebrahimi, Fabian Oboril, and Mehdi B. Tahoori. "Read disturb fault detection in STT-MRAM." In 2014 International Test Conference, pp. 1-7. IEEE, 2014.
- Park, Hyunchul, and Jongsun Park. "Bit-Line Decoupled SRAM for Reducing Read Delays in Near Threshold Voltage Operations." In 2022 19th International SoC Design Conference (ISOCC), pp. 7-8. IEEE, 2022.
- 29. Mahdavi, Nooshin, Farhad Razaghian, and Hamed Farbeh. "An architectural-level reliability improvement scheme in STT-MRAM main memory." Microprocessors and Microsystems 90 (2022): 104462.
- Su, Jian-Wei, Yen-Chi Chou, Ruhui Liu, Ta-Wei Liu, Pei-Jung Lu, Ping-Chun Wu, Yen-Lin Chung et al. "16.3 A 28nm 384kb 6T-SRAM computation-in-memory macro with 8b precision for AI edge chips." In 2021 IEEE International Solid-State Circuits Conference (ISSCC), vol. 64, pp. 250-252. IEEE, 2021.
- 31. Zhang, Yue, Bonan Yan, Wang Kang, Yuanqing Cheng, Jacques-Olivier Klein, Youguang Zhang, Yiran Chen, and Weisheng Zhao. "Compact model of subvolume MTJ and its design application at nanoscale technology nodes." IEEE Transactions on Electron Devices 62, no. 6 (2015): 2048-2055.
- Azevedo, Joao, Arnaud Virazel, Alberto Bosio, Luigi Dilillo, Patrick Girard, Aida Todri-Sanial, Jérémy Alvarez-Hérault, and Ken Mackay. "A complete resistive-open defect analysis for thermally assisted switching MRAMs." IEEE Transactions on Very Large-Scale Integration (VLSI) Systems 22, no. 11 (2014): 2326-2335.
- 33. Hu, Chen-Yu, Yu-Fang Chiu, Chia-Chin Tsai, Chien-Min Lee, Ming-Yuan Song, Shy-Jay Lin, Xinyu Bao, and Chi-Feng Pai. "Interfacial Engineering Strategies for Efficient Spin–Orbit Torque Devices with Pt Alloys." ACS Applied Electronic Materials 5, no. 2 (2023): 968-976.
- 34. Li, Zhexu, Julian Gonzalez-Ayala, Hanxin Yang, Juncheng Guo, and A. Calvo Hernández. "Lowdissipation model of three-terminal refrigerator: performance bounds and comparative analyses." Journal of Physics A: Mathematical and Theoretical 55, no. 6 (2022): 065001.
- 35. Ellis, Matthew OA, Maria Stamenova, and Stefano Sanvito. "Multiscale modeling of current-induced switching in magnetic tunnel junctions using ab initio spin-transfer torques." Physical Review B 96, no. 22 (2017): 224410.